Design and Analysis of Low-Power High Performance 4-Bit Parallel Shift Register using Retentive True Single Phase Clocked D-Flip Flop

Also Available Domains Low Power VLSI|Tanner EDA|LT-Spice

Project Code :TVMATO1008

Objective

The proposed design of the 4-bit PIPO shift register is designed using TSPC flip-flop and its operation and performance is discussed below 1V operating voltage to yield minimal power consumption.

Demo Video

mail-banner
call-banner
contact-banner
Request Video

Related Projects

Final year projects