Certificate Verification        Student Ambassador          Quick Pay        Request For Enquiry
Sell Your Project      Apply for franchise          
  • 0877-2261612       
  • +91-9030 333 433
  • +91-9966 062 884
Front End Major Projects
Sl.No Project ID
Arithmetic Core Projects
Action
1 TVMAFE65 Factorized Carry Look Ahead Adder View Details
2 TVMAFE68 Performance Evaluation Of Fixed-point Array Multipliers On Xilinx FPGAs View Details
3 TVMAFE63 Design Of Delay Efficient Hybrid Adder For High Speed Applications View Details
4 TVMAFE02 Design And Evaluation Of Approximate Logarithmic Multipliers For Low Power Error-tolerant Applications View Details
5 TVMAFE16 Analysis, Modeling And Optimization Of Equal Segment Based Approximate Adders View Details
6 TVMAFE24 A Theoretical Framework For Quality Estimation And Optimization Of DSP Applications Using Low-power Approximate Adders View Details
7 TVMAFE28 Static Delay Variation Models For Ripple-carry And Borrow-save Adders View Details
8 TVMAFE34 Modified Binary Multiplier Circuit Based On Vedic Mathematics View Details
9 TVMAFE50 16 Bit Power Efficient Carry Select Adder View Details
10 TVMAFE57 A Low Power Binary Square Rooter Using Reversible Logic View Details
11 TVMAFE18 Efficient Implementations Of Reduced Precision Redundancy (RPR) Multiply And Accumulate (MAC) View Details
12 TVMAFE25 Concurrent Error Detectable Carry Select Adder With Easy Testability View Details
13 TVMAFE30 Tunable Floating-point Adder View Details
14 TVMAFE35 Rounding Technique Analysis For Power-area & Energy Efficient Approximate Multiplier Design View Details
15 TVMAFE52 An Efficient Design Of 16 Bit MAC Unit Using Vedic Mathematics View Details
16 TVMAFE11 A Two-speed, Radix-4, Serial–parallel Multiplier View Details
17 TVMAFE20 Design Methodology To Explore Hybrid Approximate Adders For Energy-efficient Image And Video Processing Accelerators View Details
18 TVMAFE26 Design And Analysis Of Approximate Redundant Binary Multipliers View Details
19 TVMAFE32 Low-power High-accuracy Approximate Multiplier Using Approximate High- Order Compressors View Details
20 TVMAFE53 A Design And Implementation Of Montgomery Modular Multiplier View Details
21 TVMAFE71 Implementation Of Addition And Subtraction Operations In Multiple Precision Arithmetic View Details
22 TVMAFE14 Tosam: An Energy-efficient Truncation- And Rounding-based Scalable Approximate Multiplier View Details
23 TVMAFE21 A Combined Arithmetic-high-level Synthesis Solution To Deploy Partial Carry-save Radix-8 Booth Multipliers In Datapaths View Details
24 TVMAFE27 Design Methodology To Explore Hybrid Approximate Adders For Energy-efficient Image And Video Processing Accelerators View Details
25 TVMAFE33 Machine Learning Based Power Efficient Approximate 4:2 Compressors For Imprecise Multipliers View Details
26 TVMAFE56 A Hardware-efficient Logarithmic Multiplier With Improved Accuracy View Details
27 TVMAFE64 Energy Efficient Speed-independent 64-bit Fused Multiply-add Unit* View Details
28 TVMAFE01 A Low-power High-speed Accuracy-controllable Approximate Multiplier Design View Details
29 TVMAFE43 New Majority Gate Based Parallel BCD Adder Designs For Quantum-dot Cellular Automata View Details
30 TVMAFE75 Sensor-based Approximate Adder Design For Accelerating Error-tolerant And Deep-learning Applications View Details
31 TVMAFE60 Fast & Energy Efficient Binary To BCD Converter With Complement Based Logic Design (CBLD) For BCD Multipliers View Details
32 TVMAFE09 Dual-quality 4:2 Compressors For Utilizing In Dynamic Accuracy Configurable Multipliers View Details
33 TVMAFE42 Fast Hub Floating-point Adder For FPGA View Details
Front End Major Projects
Sl.No Project ID
DSP Core Projects
Action
1 TVMAFE23 A Theoretical Framework For Quality Estimation And Optimization Of DSP Applications Using Low-power Approximate Adders View Details
2 TVMAFE46 A Data-flow Methodology For Accelerating FFT View Details
3 TVMAFE13 A High-performance And Energy-efficient FIR Adaptive Filter Using Approximate Distributed Arithmetic Circuits View Details
4 TVMAFE37 A Parallel Radix-2k FFT Processor Using Single-port Merged-bank Memory View Details
5 TVMAFE51 An Efficient Design Of 16 Bit MAC Unit Using Vedic Mathematics View Details
6 TVMAFE19 Efficient Implementations Of Reduced Precision Redundancy (RPR) Multiply And Accumulate (MAC) View Details
7 TVMAFE38 Area delay and energy Efficient VLSI Architecture For Scalable In-place Computation of FFT on Real Data View Details
8 TVMAFE03 An Area Efficient 1024-point Low Power Radix-22 Fft Processor With Feed-forward Multiple Delay Commutators View Details
9 TVMAFE22 A High-flexible Low-latency Memory-based FFT Processor For 4G, WLAN, And Future 5G View Details
10 TVMAFE07 A 4096-point Radix-4 Memory-based FFT Using DSP Slices View Details
11 TVMAFE73 Low-complexity Continuous-flow Memory-based FFT Architectures For Real-valued Signals View Details
12 TVMAFE45 Reconfigurable Radix-2k×3 Feed forward FFT Architectures View Details
Front End Major Projects
Sl.No Project ID
Communications Projects
Action
1 TVMAFE15 A Probabilistic Parallel Bit-flipping Decoder For Low-density Parity-check Codes View Details
2 TVMAFE72 Low Power Karnaugh Map Approximate Adder For Error Compensation In Loop Accumulations View Details
3 TVMAFE17 Error Detection And Correction In SRAM Emulated TCAMs View Details
4 TVMAFE05 A Double Error Correction Code For 32-bit Data Words With Efficient Decoding View Details
5 TVMAFE59 A New Logic For Implementation Of Digital Error Correction Block View Details
6 TVMAFE76 Sensor-based Approximate Adder Design For Accelerating Error-tolerant And Deep-learning Applications View Details
7 TVMAFE58 Efficient Hardware Implementation of 256-bit ECC Processor Over Prime Field View Details
8 TVMAFE82 Hardware Software Co-simulation of Obfuscated 128-bit AES Algorithm for Image Processing Applications View Details
Front End Major Projects
Sl.No Project ID
QCA nano Technology Projects
Action
1 TVMAFE39 Design Of An Efficient Multilayer Arithmetic Logic Unit In Quantum-dot Cellular Automata (QCA) View Details
2 TVMAFE06 Design Of Majority Logic (ML) Based Approximate Full Adders View Details
3 TVMAFE44 New Majority Gate Based Parallel BCD Adder Designs For Quantum-dot Cellular Automata View Details
Front End Major Projects
Sl.No Project ID
Cadence Oriented Projects
Action
1 TVMAFE12 A Two-speed, Radix-4, Serial–parallel Multiplier View Details
2 TVMAFE49 An Analysis Of DCM-based True Random Number Generator View Details
3 TVMAFE29 Static Delay Variation Models For Ripple-carry And Borrow-save Adders View Details
4 TVMAFE54 A Design And Implementation Of Montgomery Modular Multiplier View Details
5 TVMAFE31 Tunable Floating-point Adder View Details
6 TVMAFE10 An Area Efficient 1024-point Low Power Radix-22 Fft Processor With Feed-forward Multiple Delay Commutators View Details
7 TVMAFE47 A Data-flow Methodology For Accelerating FFT View Details
8 TVMAFE62 Fast & Energy Efficient Binary To BCD Converter With Complement Based Logic Design (CBLD) For BCD Multipliers View Details
Front End Major Projects
Sl.No Project ID
Finite State Machines Projects
Action
1 TVMAFE66 FSM Based High Speed VLSI Architecture For DBUTVF Algorithm View Details
Front End Major Projects
Sl.No Project ID
FPGA Applications Projects
Action
1 TVMAFE69 Performance Evaluation Of Fixed-point Array Multipliers On Xilinx FPGAs View Details
2 TVMAFE08 A Low-power High-speed Accuracy-controllable Approximate Multiplier Design View Details
3 TVMAFE61 Fast & Energy Efficient Binary To BCD Converter With Complement Based Logic Design (CBLD) For BCD Multipliers View Details
4 TVMAFE41 Fast Hub Floating-point Adder For FPGA View Details
5 TVMAFE83 FPGA Implementation of Matrix-Vector Multiplication Using Xilinx System Generator View Details
6 TVMAFE79 Efficient TCAM Design Based on Multipumping-Enabled Multiported SRAM on FPGA View Details
Front End Major Projects
Sl.No Project ID
Testing Projects
Action
1 TVMAFE48 An Analysis Of DCM-based True Random Number Generator View Details
2 TVMAFE67 On Cyclic Scan Integrity Tests For EDT-based Compression View Details
3 TVMAFE40 Chaos-based Bitwise Dynamical Pseudorandom Number Generator On FPGA View Details
4 TVMAFE70 Power Estimation Of Embedded SRAMs Using BIST Algorithms View Details
5 TVMAFE55 Design And Implementation Of Low-power High-throughput PRNGs For Security Applications View Details
6 TVMAFE77 Study On Early Capture Based VLSI Aging Monitoring Techniques View Details
7 TVMAFE78 A Lightweight LFSR-Based Strong Physical Unclonable Function Design on FPGA View Details
Front End Major Projects
Sl.No Project ID
Matlab Applications Projects
Action
1 TVMAFE81 Hardware Software Co-simulation of Obfuscated 128-bit AES Algorithm for Image Processing Applications View Details
2 TVMAFE84 FPGA Implementation of Matrix-Vector Multiplication Using Xilinx System Generator View Details
3 TVMAFE85 Image and Video Processing Applications Using Xilinx System Generator View Details
4 TVMAFE80 Design of visible light communication with DCT and M-Ary PAM in Xilinx System Generator View Details
Call us : (+91) 9030333433 / 08772261612
Mail us : takeoffstudentprojects@gmail.com
Mail us : info@takeoffprojects.com